# **Experiment 3 - Function Generator**

Student Name: Shahzad Momayez, Mohammad Amanlou Student ID: 810100272, 810100084

Abstract — This document is a student report to experiment #3 of Digital Logic Laboratory course at ECE Department, University of Tehran. The goal of this experiment is to design an arbitrary function generator which is capable of generating many waveforms such as Rhomboid, Square, sine and etc with wide range for frequency selection.

Keywords— Function Generator, Waveforms, Frequency Selector

#### I.INTRODUCTION

As we mentioned before, we are to design a function generator. An overall view of the function generator system is showed in figure 1.



Figure 1: Block diagram of the Arbitrary Generator (AFG)

It consists of 3 main units:

- 1. Waveform Generator.
- 2. PWM
- 3. Frequency Selector.
- 4. Amplitude Selector

#### II. WAVEFORM GENERATOR

This component produces desired functions. Output of this module is an 8-bit digital representing the amplitude of signal. The supported functions are sine, square, reciprocal, triangle, full-wave and half-wave rectified signals.

Waveform generator inputs 3 bits indicating which function (waveform) needs to be generated by this unit. There are 7 choices:

Table 1: Function selection

| func[2:0] | Function            |
|-----------|---------------------|
| З'b000    | Reciprocal          |
| 3'b001    | Square              |
| 3'b010    | Triangle            |
| 3'b011    | Sine                |
| 3'b100    | Full-wave rectified |
| 3'b101    | Half-wave rectified |
| 3'b110    | DDS                 |

We implemented waveforms square, reciprocal and triangle based on a counter that counts up or down with each clock for the period of the waveform. The output of the frequency selector is the input clock for this module that determines the discrete incremental values of this signal (resolution).



Figure 2: Block diagram of waveform generator

The waves that we have to generate are like below:



Figure 3: Different waveforms of function generator

The last case (3'b110) will generate a waveform stored in a ROM. The ROM is initialized using a sine.mif file with Quartus MegaWizard.

The fig below shows the Verilog of Rom and DDS:

Fig4. Verilog of ROM and DDS



Fig 5. Block Diagram of WaveForm Generator unit

Processor unit in Fig. 5 outputs the desired function (waveforms) based on input SW[10..8]. 256 points are generated for each function. Each wave is represented by a function f(x) which x is the output of counters. An 8 bit counter is used for Processor unit and a DDS is used for the ROM since it stores 256 words (8 bit values). The multiplexer

puts the desired wave (generated by processor or ROM) on the

output. This output will later be used as an input for Amplitude Selector which we discuss later in this report.

In order to implement half-wave rectified and full-wave rectified, first we need to implement sine wave. And to implement sine wave we have some mathematic formulas that are usable in our Verilog code.

```
\begin{aligned} &\sin(n) = \sin(n-1) + a. \cos(n-1) \\ &\cos(n) = \cos(n-1) - a.\sin(n) \\ &\sin(n) = \sin(n-1) + 1/64 . \cos(n-1) \\ &\cos(n) = \cos(n-1) - 1/64 . \sin(n) \end{aligned}
```

we also assume values are between -30000 to 30000 for sin and cos. Also:

$$\sin(0) = 0$$
,  $\cos(0) = 30000$ 

Initialization of first values in differential equations is necessary. Use 0 for  $\sin(0)$  and 30000 for  $\cos(0)$ . The results of sine and cosine operations are signed and between -127 to +128. However, for simplification and compatibility with other parts of this experiment, we add an offset of 127, making the range of our signal between 0 and 256.



Fig6. Waveforms that we implemented.

#### Below is the Verilog of function generator.

```
(count_num) begin
reciprocal = 8'b11111111 / (8'b11111111 - count_num);
                    always @(sin or cos) begin
    n_sin = sin + {{6{cos{15}}}}, cos{15:6}};
    n_cos = cos - {{6{n_sin{15}}}}, n_sin{15:6}};
        end
always 8(sin) begin
sin_moved = sin[15:8] + 8'b01111111;
        always @(sin or sin_moved) begin
full_wave_rectified = %*b00000000;
if (sin[15]) full_wave_rectified = -sin_movel;
else full_wave_rectified = sin_moved;
                   (sin or sin_moved) begin
half_wave_rectified = 8'b00000000;
if (sin[18]) half_wave_rectified = 8'b01111111;
else half_wave_rectified = sin_moved;
                   graph or reciprocal or triangle or sin or half_wave_rectified or full_wave_rectified) begin
                        enerator(input clk,rst,phase_cnt ,input[2:0] func , output [7:0] out):
DDS out:
          DDS d(phase_ont,clk ,rst,DDS_out);
CounterSbit c(clk,rst ,count,num);
umx]1 m]_(waveform.guare,waveform_reciprocal,waveform_triangle, waveform_sin ,
waveform_full_wave_rectified,waveform_half_wave_rectified,DDS_out,func,out);
```

## III. Digital to Analog conversion using PWM

PWM is abbreviation for Pulse Width Modulation . Figure 6 shows the DAC circuit. As can be seen for realizing an external DAC chip a serial to parallel interface is required between the FPGA board and the chip. In this experiment, we used the this method to have a digital to analog conversion. The following is a brief description of how PWM works as a DAC

A PWM signal is a sequence of periods in which the duration of the logic-high (or logic-low) voltage varies

according to external conditions, and these variations can be used to transmit information. The PWM carrier frequency is constant, so the active and inactive state duration increase.



Figure 7. Block diagram of Digital to Analog Converter

In brief, PWM converts a 8-bit digital number to a 1-bit digital number. From its input it receives a number. If this input number was greater than "N" the output becomes 1 otherwise it becomes 0.

Figure below shows the clock cycle of PWM:



Fig8. Clock cycle of PWM

or decrease vice versa. The duty cycle of the PWM signal is equal to: duty cycle =  $T_{on}$  /  $(T_{on} + T_{off})$ 

The relationship between duty cycle, amplitude, and nominal DAC voltage is fairly intuitive: In the frequency domain, a low-pass filter suppresses higher frequency components of an input signal. The time-domain equivalent of this effect is smoothing, or averaging. Thus, by low-pass filtering a PWM signal we are extracting its average value. In this experiment, period of PWM is fixed to 256 clocks and its pulse width is the value on 8-bit input of module. Figure 7 shows sample PWM waves. In each cycle, first PW clock output value is 1 and it is 0 for rest of cycle. The output of the PWM module will go to an external board with an RC low pass filter.

#### IV. FREQUENCY SELECTOR

The scheme below is a general scheme of frequency selector:



Fig9. Frequency selector

This section divides the FPGA clock (50MHz) and the divided lock is used for the WaveGenerator unit clock. The division is done by building a 256-counter with parallel load

inputs. Counting starts from PL[7..0] and ends at  $255 = (111111111)_2$ . When the counter reaches 255, the carry out bar

bit of a 74193 IC becomes high, therefore there is a toggle on

the T Flip Flop (Built using a 7476 JK Flip Flop). The output

of the T Flip Flop is the divided clock. The divided clock has

a duty cycle of 50%. It toggles whenever the counter reaches

255, therefore  $T_{divided\_clock} = T_{FPGA} \times (255 - PL[7..0])$  where

indicates the period of a clock signal. The desired frequency

can be set using the suitable parallel load values using the formula above.

```
module freq_sel (input ld_init , clk ,rst,input [2:0] digit, output reg low_freq_clk);
    reg[2:0] sum;
    always@(posedge clk or posedge rst )begin
        if(rst) begin sum = 9'b000101001; low_freq_clk = 1'b0; end
        else if(ld_init) sum=(digit,sum[5:0]);
        else {low_freq_clk,sum} = sum+1;
    end
```



Fig. 10: Block Diagram of Wave Generator with a Frequency Selector (Clock divider)

```
Immodule CounterSbit(input clk,input rst,output reg [7:0] out);
Immodule CounterSbit(input clk,input rst,output rst,output
```

The unit with least parallel load (240) will have the highest clock period (It takes longer for the counters to reach 255 and for the T Flip Flop to toggle), therefore less number of positive edges in a fixed length of time leading to a lower frequency wave. The unit with highest parallel load (250) will have the lowest clock period, therefore higher number of positive edges in a fixed length of time leading to a higher frequency wave. This is can be validated in Figure 12.

```
\begin{split} &T_{divided\_clock} = TFPGA \times (255 - PL[7..0]) \\ &T_{FPGA} = 1 \; / \; f_{FPGA} = 1 \; / \; 50MHz = 20ns \end{split}
```

### V. AMPLITUDE SELECTOR

This is an option in the Function Generator to scale down the generated waveform. The 8 bit output of the WaveForm Generator unit is passed to this unit and scaling is executed based on a 2 bit input indicating the scaling intensity. Based on the 2 bit input, the output is divided by a number shown in the following table:

Table 2: Amplitude selection

| SW[6:5] | Amplitude |
|---------|-----------|
| 2'b00   | 1         |
| 2'b01   | 2         |
| 2'b10   | 4         |
| 2'b11   | 8         |

Dividing each waveform by 2<sup>i</sup> is equivalent to shifting i units to the right, therefore sign extension needs to be applied to each signal.

A block symbol of the Amplitude Selector section is added to

the previous block diagrams. The final (complete) block diagram is as followed:



Fig. 11: Complete Block Diagram of Function Generator.

The final module has 13 bit inputs (SW[12..0]). 3 bits are used for function selection. 2 bits are used to amplitude selection.

The remaining 8 bits are used for parallel load of counters.





Fig12. triangle waveform



Fig13. Full wave rectified waveform



Fig14 . sine wave foem



Fig 15. Half-wave rectified wave



Fig 16. Square waveform

# **VI.CONCLUSIONS**

All in all, we implementes these waves with Modelsim at first and then we moved our code to Quartus and we got the result. By the end of this experiment we learnt to design a Function Generator.

# ACKNOWLEDGMENT

This report was prepared and developed by Shahzad Momayez(SID:810100272) and Mohammad Amanlou(SID:810100084) ,bachelor students of Computer engineering at University of Tehran, under the supervision of Professor Zain Navabi.